Obtain v(t) for 0<t <4 s in the circuit of Fig. 8.116 using PSpice.
Obtain v(t) for 0<t <4 s in the circuit of Fig. 8.116 using PSpice.
The schematic is shown below. We use VPWL and IPWL to model the 39 u(t) V and 13 u(t) A respectively. We set Print Step to 25 ms and Final Step to 4s in the Transient box. A voltage marker is inserted at the terminal of R2 to automatically produce the plot of v(t) after simulation. The result is shown below.